

# RHFL6000A

# 2 A rad-hard adjustable positive voltage regulator

Datasheet - production data



- Remote sensing operation
  Red bards guaranteed up to 2
- Rad-hard: guaranteed up to 300 krad MIL-STD-883J method 1019.9 high dose rate and 0.01 rad/s in ELDRS conditions
- Radiation environment: SET/SEL/SEB:
  SEL free @ LET=120 MeV\*cm2/mg
  SET: less than 3.3% of V<sub>OUT</sub> @ 120 MeV
- Heavy-ions SET dedicated internal circuitry implemented for absorbing output transient
- Operating junction temperature range: -55 °C to 125 °C

## Description

The RHFL6000A high-performance adjustable positive voltage regulator provides exceptional radiation performance. It is tested in accordance with mil MIL-STD-883J method 1019.9, in ELDRS conditions. The device is available in the FLAT-16P. A dedicated internal circuitry is implemented for absorbing output transients during SET events. The operating input voltage goes from 2.5 V to 12 V.

| FLAT-16 P<br>The upper metallic lid is connected to ground |
|------------------------------------------------------------|

### Features

- Input voltage range from 2.5 V to 12 V
- 2 A guaranteed output current
- Low dropout voltage: 0.3 V typ. @ 0.4 A
- Embedded overtemperature and overcurrent
  protection
- Adjustable overcurrent limitation
- Output overload monitoring/signalling
- Adjustable output voltage
- Internal control loop accessible via an external pin, optional
- Inhibit (ON/OFF) TTL compatible control

| Part number                   | SMD pin         | Quality level        | EPPL   | Package  | Lead finish | Mass (g) |  |  |
|-------------------------------|-----------------|----------------------|--------|----------|-------------|----------|--|--|
| RHFL6000AKP1                  | -               | Engineering<br>model | -      |          | Gold        |          |  |  |
| RHFL6000AKP01V (1)            | 5962F1521601VXC | QML-V flight         | Target | FLAT-16P |             | 0.70     |  |  |
| RHFL6000AKP02V <sup>(1)</sup> | 5962F1521601VXA | QML-V flight         | Target |          | Tin         |          |  |  |

### Notes:

<sup>(1)</sup> Contact ST sales office for information about the specific conditions for products in die form and other quality levels.

This is information on a product in full production.

### Contents

| Cor | ntents    |                                                    |    |
|-----|-----------|----------------------------------------------------|----|
| 1   | Diagram   | ۱                                                  | 5  |
| 2   | Pin conf  | iguration                                          | 6  |
| 3   |           | m ratings                                          |    |
| 4   | Electrica | al characteristics                                 | 9  |
| 5   | Typical a | application diagram                                | 12 |
| 6   |           | ns                                                 |    |
|     | 6.1       | Total ionizing dose (MIL-STD-883 test method 1019) | 13 |
|     | 6.2       | Heavy-ions                                         |    |
| 7   | Addition  | al guidelines for SET mitigation                   | 16 |
|     | 7.1       | Ground connections                                 | 16 |
|     | 7.2       | Capacitor selection                                | 16 |
| 8   | Device o  | lescription                                        | 17 |
|     | 8.1       | ADJ pin                                            | 17 |
|     | 8.2       | Inhibit ON-OFF control                             | 17 |
|     | 8.3       | Overtemperature protection                         | 17 |
|     | 8.4       | Overcurrent protection                             | 17 |
|     | 8.5       | OCM pin                                            | 17 |
|     | 8.6       | STAB pin                                           | 18 |
|     | 8.7       | FILT C pin                                         | 18 |
| 9   | Applicat  | ion information                                    | 19 |
|     | 9.1       | Notes on the 16-pin hermetic flat package          | 20 |
|     | 9.2       | FPGA supply                                        |    |
| 10  | Typical   | performance characteristics                        | 21 |
| 11  | Package   | e information                                      | 26 |
|     | 11.1      | FLAT-16P package information                       | 26 |
| 12  | Ordering  | g information                                      | 28 |
|     | 12.1      | Traceability information                           | 28 |
|     | 12.2      | Documentation                                      |    |
| 13  | Revisior  | n history                                          | 30 |



# List of tables

| Table 1: Device summary                     | 1  |
|---------------------------------------------|----|
| Table 2: Pin description                    | 7  |
| Table 3: Absolute maximum ratings           | 8  |
| Table 4: Thermal data                       | 8  |
| Table 5: Electrical characteristics         | 9  |
| Table 6: TID tests results                  | 13 |
| Table 7: Heavy-ion results                  | 14 |
| Table 8: Bias configurations                | 15 |
| Table 9: Test configurations                | 15 |
| Table 10: Flat-16P package mechanical data  | 27 |
| Table 11: Order code                        | 28 |
| Table 12: Date code                         | 28 |
| Table 13: Table of documentation by product | 29 |
| Table 14: Document revision history         | 30 |
|                                             |    |



57

# List of figures

| Figure 1: Block diagram                                                                                        | 5  |
|----------------------------------------------------------------------------------------------------------------|----|
| Figure 2: Pin configuration (top view)                                                                         |    |
| Figure 3: Typical application diagram                                                                          |    |
| Figure 4: Heavy-ion test configuration                                                                         |    |
| Figure 5: Output voltage vs temperature                                                                        |    |
| Figure 6: Output voltage vs temperature                                                                        |    |
| Figure 7: Output voltage vs temperature                                                                        |    |
| Figure 8: Output voltage vs temperature                                                                        |    |
| Figure 9: Line regulation vs temperature                                                                       |    |
| Figure 10: Load regulation vs temperature (Iout = 5 mA to 400 mA)                                              |    |
| Figure 11: Load regulation vs temperature ( $I_{OUT} = 5 \text{ mA to } 1 \text{ A}, V_{IN} = 2.5 \text{ V}$ ) |    |
| Figure 12: Dropout voltage vs temperature (Iout = 0.4 A)                                                       |    |
| Figure 13: Dropout voltage vs temperature (Iout = 1 A)                                                         |    |
| Figure 14: Dropout voltage vs temperature (I <sub>OUT</sub> = 2 A)                                             |    |
| Figure 15: Quiescent current (OFF mode)                                                                        |    |
| Figure 16: Quiescent current                                                                                   | 23 |
| Figure 17: Quiescent current (ON mode, I <sub>OUT</sub> = 1 A)                                                 |    |
| Figure 18: Quiescent current (ON mode, Iout = 2 A)                                                             |    |
| Figure 19: Short-circuit current vs R <sub>SHORT</sub>                                                         |    |
| Figure 20: SVR vs frequency                                                                                    | 24 |
| Figure 21: SVR vs frequency (T = 90 °C)                                                                        |    |
| Figure 22: Turn-on transient                                                                                   |    |
| Figure 23: Turn-off transient                                                                                  |    |
| Figure 24: Line transient (Iout = 0.8 A, Vout = 3 V)                                                           |    |
| Figure 25: Line transient (Iout = 2 A, Vout = 2.5 V)                                                           |    |
| Figure 26: Load transient                                                                                      |    |
| Figure 27: Stability area for ceramic capacitor                                                                |    |
| Figure 28: Stability area for tantalum capacitor                                                               |    |
| Figure 29: Flat-16P package outline                                                                            | 26 |
|                                                                                                                |    |

# 1 Diagram





# 2 Pin configuration





The upper metallic package lid is connected to ground. The bottom metallization is electrically floating.



#### RHFL6000A

| Pin name          | FLAT-16P   | Pin description                                                                                                                                        |
|-------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vo <sup>(1)</sup> | 1, 2, 6, 7 | Output port of the regulator.                                                                                                                          |
| VI <sup>(2)</sup> | 3, 4, 5    | Input port of the regulator.                                                                                                                           |
| GND               | 12, 13     | Ground.                                                                                                                                                |
| Isc               | 8          | Current limit setting pin. Connect a resistor between this pin and $V_1$ to set the current limit threshold.                                           |
| ОСМ               | 10         | Overcurrent monitor flag. Open collector, internally pulled up.<br>The signal on this pin goes to low logic level when the current limit<br>activates. |
| INHIBIT           | 14         | Device Inhibit pin. Internally pulled-down.<br>The regulator is off when this pin is set at high logic level.                                          |
| ADJ               | 15         | Feedback pin. Connect to external resistor divider for output voltage setting.                                                                         |
| FILT C            | 9          | Filter capacitor pin. An optional capacitor can be connected between this pin and GND.                                                                 |
| STAB              | 11         | An optional R-C network can be connected between this pin and GND to tune the internal control loop.                                                   |
| NC                | 16         | Not internally connected.                                                                                                                              |

### Notes:

 $^{(1)}\mbox{All}$  ouput pins must be connected together on the PCB.

 $^{(2)}\mbox{All}$  input pins must be connected together on the PCB.



The upper metallic package lid is connected to ground. The bottom metallization is electrically floating.



# 3 Maximum ratings

Table 3: Absolute maximum ratings

| Symbol           | Parameter                               | Value                          | Unit |
|------------------|-----------------------------------------|--------------------------------|------|
| Vı               | DC input voltage, VI-VGROUND            | -0.3 to 12                     | V    |
| Vo               | DC output voltage range                 | -0.3 to (V <sub>1</sub> + 0.3) | V    |
| Vadj             | Adjustable pin voltage                  | -0.3 to (V <sub>0</sub> + 0.3) | V    |
| lo               | Continuous output current               | 2                              | А    |
| V <sub>OCM</sub> | Over current monitor pin voltage vs GND | -0.3 to 12                     | V    |
| Visc             | Current limit pin voltage vs GND        | -0.3 to 12                     | V    |
| INHIBIT          | Inhibit pin voltage                     | -0.3 to 12                     | V    |
| STAB             | Stability capacitor pin voltage         | -0.3 to 2.5                    | V    |
| FILT C           | Filter capacitor pin voltage            | -0.3 to 1.3                    | V    |
| Tstg             | Storage temperature range               | -65 to +150                    | °C   |
| T <sub>OP</sub>  | Operating junction temperature range    | -55 to +125                    | °C   |
|                  | Human body model (HBM)                  | 2                              | kV   |
| ESD              | Machine model (MM)                      | 200                            | V    |
|                  | Charged device model (CDM)              | 500                            | V    |



Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these condition is not implied.

| Table 4: | Thermal | data |
|----------|---------|------|
|----------|---------|------|

| Symbol | Parameter                                  | Value | Unit |
|--------|--------------------------------------------|-------|------|
| RthJC  | Thermal resistance junction-case, FLAT-16P | 8.3   | °C/W |
| TSOLD  | Maximum soldering temperature, 10 s        | 300   | °C   |

## 4 Electrical characteristics

 $T_J = 25 \text{ °C}, V_I = 2.5 \text{ V}, V_O = V_{ADJ}, C_I = C_O = 10 \mu F$  (tantalum), unless otherwise specified.

| Table 5: Electrical characteristics |  |
|-------------------------------------|--|
|                                     |  |

| Symbol                    | Parameter                           | Test conditions                                                                                 | Min.  | Тур.  | Max.  | Unit |
|---------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|-------|-------|-------|------|
|                           | Operating<br>input voltage          | I <sub>O</sub> = 1 A,<br>T <sub>J</sub> = -55 to 125 °C                                         | 2.5   |       | 12    | V    |
| Vadj                      | Reference<br>voltage                | Io = 5 mA to 1 A,<br>Vo = V <sub>adj</sub> ,<br>T <sub>J</sub> = -55 to 125 °C                  | 1.205 | 1.245 | 1.285 | V    |
| Ishort                    | Output current limit <sup>(1)</sup> | Adjustable by external resistor                                                                 | 1     | 3     |       | A    |
|                           |                                     | $V_1 = 2.5 V \text{ to } 12 V,$<br>Io = 5 mA, T <sub>J</sub> = +25 °C                           |       | 0.1   | 0.4   |      |
| $\Delta V_0 / \Delta V_1$ | Line regulation                     | $V_1 = 2.5 V \text{ to } 12 V,$<br>$I_0 = 5 \text{ mA}, T_J = -55 \text{ °C}$                   |       | 0.2   | 0.5   | %    |
|                           |                                     | $V_{I} = 2.5 V \text{ to } 12 V,$<br>$I_{O} = 5 \text{ mA}, T_{J} = +125 \text{ °C}$            |       | 0.08  | 0.35  |      |
|                           |                                     | V <sub>1</sub> = 2.5 V,<br>I <sub>0</sub> = 5 to 400 mA,<br>T <sub>J</sub> = +25 °C             |       | 0.02  | 0.4   | . %  |
|                           |                                     | V <sub>1</sub> = 2.5 V,<br>I <sub>0</sub> = 5 to 400 mA,<br>T <sub>J</sub> = -55 °C             |       | 0.2   | 0.5   |      |
|                           |                                     | V <sub>1</sub> = 2.5 V,<br>I <sub>0</sub> = 5 to 400 mA,<br>T <sub>J</sub> = +125 °C            |       | 0.03  | 0.3   |      |
| Δ <b>V</b> ο/ ΔΙο         | Load                                | $V_1 = 2.5 V,$<br>$I_0 = 5 mA to 1 A,$<br>$T_J = +25 °C$                                        |       | 0.3   | 0.5   |      |
|                           | regulation                          | V <sub>1</sub> = 2.5 V,<br>Io = 5 mA to 1 A,<br>T <sub>J</sub> = -55 °C                         |       | 0.3   | 0.6   | ,0   |
|                           |                                     | V <sub>I</sub> = 2.5 V,<br>I <sub>O</sub> = 5 mA to 1 A,<br>T <sub>J</sub> = +125 °C            |       | 0.3   | 0.6   |      |
|                           |                                     | $V_1 = 2.5 V,$<br>$I_0 = 5 mA to 2 A,$<br>$T_J = -40 to 125 °C$                                 |       | 0.6   |       |      |
|                           |                                     | $V_1 = 3.0 V,$<br>$I_0 = 5 mA \text{ to } 2 A,$<br>$T_J = -55 \text{ to } -40 \ ^\circ\text{C}$ |       | 0.0   |       |      |



### **Electrical** characteristics

### RHFL6000A

| Symbol         | Parameter                           | Test conditions                                                                               | Min. | Тур. | Max. | Unit |  |
|----------------|-------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|------|--|
| Zout           | Output<br>impedance                 | $I_0$ = 100 mA DC and 20 mA rms                                                               |      | 100  |      | mΩ   |  |
|                |                                     | $V_{I} = 2.5 V$ to 12 V, $I_{O} = 5 mA$ ,<br>$T_{J} = +25 °C$                                 |      |      | 7    |      |  |
|                |                                     | $V_{I} = 2.5 \text{ V to } 12 \text{ V}, I_{O} = 30 \text{ mA},$ $T_{J} = +25 \text{ °C}$     |      |      | 7    |      |  |
|                |                                     | $V_{I} = 2.5 \text{ V to } 12 \text{ V}, I_{O} = 300 \text{ mA},$ $T_{J} = +25 \text{ °C}$    |      |      | 30   |      |  |
|                |                                     | $V_{I} = 2.5 V \text{ to } 12 V$ , $I_{O} = 1 A$ ,<br>$T_{J} = +25 \text{ °C}$                |      |      | 60   |      |  |
|                | Quiescent<br>current <sup>(2)</sup> | $V_{I} = 2.5 \text{ V to } 12 \text{ V}, I_{O} = 30 \text{ mA},$ $T_{J} = -55 \text{ °C}$     |      |      | 7    |      |  |
| l <sub>q</sub> | ON mode                             | $V_{I} = 2.5 V$ to 12 V, $I_{O} = 300 \text{ mA}$ ,<br>T <sub>J</sub> = -55 °C                |      |      | 35   | mA   |  |
|                |                                     | $V_{I} = 2.5 \text{ V to } 12 \text{ V}, I_{O} = 1 \text{ A},$ $T_{J} = -55 \text{ °C}$       |      |      | 80   |      |  |
|                |                                     | $V_{I} = 2.5 V \text{ to } 12 V$ , $I_{O} = 30 \text{ mA}$ ,<br>$T_{J} = +125 \text{ °C}$     |      |      | 7    |      |  |
|                |                                     | $V_{I} = 2.5 V \text{ to } 12 V$ , $I_{O} = 300 \text{ mA}$ ,<br>$T_{J} = +125 \text{ °C}$    |      |      | 30   |      |  |
|                |                                     | $V_{I} = 2.5 V \text{ to } 12 V$ , $I_{O} = 1 A$ ,<br>$T_{J} = +125 \text{ °C}$               |      |      | 60   |      |  |
| IqOFF          | Quiescent<br>current<br>OFF mode    | $V_I = 2.5 V, V_{INH} = 2.4 V,$<br>OFF mode,<br>$T_J = -55 \text{ to } +125 ^{\circ}\text{C}$ |      | 0.2  | 1    | mA   |  |
|                |                                     | lo = 400 mA, Vo = 2.5 to 9 V,<br>(+25 °C)                                                     |      | 300  | 450  |      |  |
|                |                                     | lo = 400 mA, Vo = 2.5 to 9 V,<br>(-55 °C)                                                     |      | 250  | 400  |      |  |
|                |                                     | lo = 400 mA, Vo = 2.5 to 9 V,<br>(+125 °C)                                                    |      | 350  | 550  |      |  |
|                | Dropout                             | I <sub>O</sub> = 1 A, V <sub>O</sub> = 2.5 to 9 V, (+25 °C)                                   |      | 570  | 800  | .,   |  |
| Vd             | voltage                             | $I_0 = 1 \text{ A}, V_0 = 2.5 \text{ to } 9 \text{ V}, (-55 \text{ °C})$                      |      | 470  | 700  | mV   |  |
|                |                                     | I <sub>O</sub> = 1 A, V <sub>O</sub> = 2.5 to 9 V,<br>(+125 °C)                               |      | 700  | 900  |      |  |
|                |                                     | I <sub>0</sub> = 2 A, V <sub>0</sub> = 2.5 to 9 V, (+25 °C)                                   |      | 550  |      |      |  |
|                |                                     | Io = 2 A, Vo = 2.5 to 9 V, (-55 °C)                                                           |      | 500  |      |      |  |
|                |                                     | $I_0 = 2 \text{ A}, V_0 = 2.5 \text{ to } 9 \text{ V},$<br>(+125 °C)                          |      | 700  |      |      |  |

DocID028379 Rev 5



#### RHFL6000A

**Electrical** characteristics

| Symbol          | Parameter                                                   | Test conditio                                   | ns         | Min. | Тур. | Max. | Unit  |
|-----------------|-------------------------------------------------------------|-------------------------------------------------|------------|------|------|------|-------|
| Vinh(on)        | Inhibit voltage                                             | $I_{O}$ = 5 mA, T <sub>J</sub> = -55 to +125 °C |            |      |      | 0.8  | V     |
| VINH(OFF)       | Inhibit voltage                                             | $I_0 = 5 \text{ mA}, T_J = -55 \text{ to } +1$  | 25 °C      | 2.4  |      |      |       |
| SV/D            | Supply voltage                                              | $V_{I} = V_{O} + 2.5 V \pm 0.5 V,$              | f = 120 Hz | 60   | 70   |      | ٩D    |
| SVR             | rejection <sup>(3)</sup>                                    | $V_0 = 3 V I_0 = 5 mA$                          | f = 33 Hz  | 30   | 40   |      | dB    |
| I <sub>SH</sub> | Shutdown<br>input current                                   | V <sub>INH</sub> = 5 V                          |            |      | 15   |      | μA    |
| Vосм            | OCM pin<br>voltage                                          | Sinked I <sub>OCM</sub> = 24 mA act             |            | 0.38 |      | V    |       |
| tр∟н            | Inhibit<br>propagation<br>delay,<br>turn-off <sup>(3)</sup> |                                                 |            |      | 30   | μs   |       |
| tрнL            | Inhibit<br>propagation<br>delay,<br>turn-on <sup>(3)</sup>  |                                                 |            |      |      | 100  | μs    |
| eN              | Output noise voltage <sup>(3)</sup>                         | B = 10 Hz to 100 kHz,<br>lo = 5 mA to 2 A       |            |      | 40   |      | µVrms |

#### Notes:

<sup>(1)</sup>These values are guaranteed by design. For each application it is strongly recommended to comply with the maximum current limit of the package used.

(2) See Table 6: "TID tests results".

<sup>(3)</sup>These values are guaranteed by design.

# 5 Typical application diagram



Figure 3: Typical application diagram



## 6 Radiations

### 6.1 Total ionizing dose (MIL-STD-883 test method 1019)

The products that are guaranteed in radiation within RHA QML-V system, fully comply with the MIL-STD-883 test method 1019 specification. The RHFL6000A is being RHA QML-V qualified, tested and characterized in full compliance with the MIL-STD-883 specification, both below 10 mrad/s (low dose rate) and between 50 and 300 rad/s (high dose rate).

- Testing is performed in accordance with MIL-prf-38535 and the test method 1019 of the MIL-STD-883 for total ionizing dose (TID).
- ELDRS characterization is performed in qualification only on both biased and unbiased parts, on a sample of ten units from two different wafer lots.
- Each wafer lot is tested at high dose rate only, in the worst bias case condition, based on the results obtained during the initial qualification.

| Туре                           | Conditions                                                                                                                                                                | Value | Unit     |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|
|                                | 50 rad(Si)/s high dose rate up to                                                                                                                                         | 300   |          |
| TID                            | 10 mrad(Si)/s low dose rate up to <sup>(1)</sup>                                                                                                                          | 100   | krad     |
|                                | ELDRS free up to <sup>(1)</sup>                                                                                                                                           | 100   |          |
| Output voltage radiation drift | From 0 krad to 300 krad at 50 rad/s,<br>MIL-STD-883J method 1019.9                                                                                                        | <1.1  | ppm/krad |
| Quiescent current (ON-state)   | From 0 krad to 300 krad at 50 rad/s ,<br>MIL-STD-883J method 1019.9<br>V <sub>1</sub> = 2.5 V to 12 V,<br>I <sub>0</sub> = 5 to 30 mA,<br>T <sub>J</sub> = -55 to +125 °C | <15   | mA       |

#### Table 6: TID test results

#### Notes:

<sup>(1)</sup>300 krad low dose rate test ongoing.



### 6.2 Heavy-ions

The heavy-ion trials are performed on qualification lots only. No additional test is performed. Table below summarizes the results of heavy ions tests.

| Feature                          | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Value                                                    | Unit    |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------|
| SEL/B performance                | LET = 120 MeV*cm <sup>2</sup> /mg V <sub>1</sub> = 12 V                                                                                                                                                                                                                                                                                                                                                                                                                                               | No latch-up/burn-out                                     | -       |
| SET performance<br>during events | $\label{eq:linear} \begin{array}{l} \mbox{LET} = 32 \ \mbox{MeV}^*\mbox{cm}^2\mbox{/mg} \\ \mbox{Saturated cross-section} = 6.18^*10^{-5} \ \mbox{cm}^2 \\ \mbox{V}_{\rm IN} \ \mbox{up to 9 V} \\ \mbox{V}_{\rm I} - \mbox{V}_{\rm O} \leq 7.5 \ \mbox{V} \\ \mbox{lout} < 300 \ \mbox{mA} \\ \mbox{LET} = 120 \ \mbox{MeV}^*\mbox{cm}^2\mbox{/mg} \\ \mbox{V}_{\rm IN} \ \mbox{up to 12 V} \\ \mbox{V}_{\rm I} - \mbox{V}_{\rm O} < 3.0 \ \mbox{V} \\ \mbox{lout} < 300 \ \mbox{mA} \\ \end{array}$ | ± 15% max. over less<br>than 300 ns<br>No SET above ± 3% | % of Vo |
|                                  | $LET = 120 \text{ MeV*cm}^2/\text{mg}$<br>V <sub>IN</sub> up to 4 V<br>V <sub>I</sub> - V <sub>O</sub> < 1.5 V<br>IouT < 1 A                                                                                                                                                                                                                                                                                                                                                                          | No SET above ± 3.3%                                      |         |

| Table 7: Heavy-ion | results |
|--------------------|---------|
|--------------------|---------|

SEL and SET performances described here below are related to the circuit configuration and bias conditions shown in *Figure 4: "Heavy Ion test configuration"* and *Table 8: "Bias configurations"* and *Table 9: "Test configurations"*.



Figure 4: Heavy-ion test configuration



| Test mode | Test mode Bias conditions                                                   |  |  |  |  |
|-----------|-----------------------------------------------------------------------------|--|--|--|--|
| SEL       | VIN = 12 V, VOUT = 9 V, VINHIBIT = 0 V, IOUT = 5 mA                         |  |  |  |  |
|           | $V_{IN} = 3 V$ , $V_{OUT} = 1.5 V$ , $V_{INHIBIT} = 0 V$ , $I_{OUT} = 1 mA$ |  |  |  |  |
| SET       | $V_{IN} = 9 V$ , $V_{OUT} = 0 V$ , $V_{INHIBIT} = 9 V$ , $I_{OUT} = 0 mA$   |  |  |  |  |
|           | $V_{IN} = 4 V$ , $V_{OUT} = 2.5 V$ , $V_{INHIBIT} = 0 V$ , $I_{OUT} = 1 A$  |  |  |  |  |
|           | $V_{IN} = 7 V$ , $V_{OUT} = 5 V$ , $V_{INHIBIT} = 0 V$ , $I_{OUT} = 300 mA$ |  |  |  |  |
|           | VIN = 12 V, VOUT = 9 V, VINHIBIT = 0 V, IOUT = 300 mA                       |  |  |  |  |

#### **Table 9: Test configurations**

| Test mode |                   | Test configurations                                                   |
|-----------|-------------------|-----------------------------------------------------------------------|
|           |                   | C <sub>IN1</sub> = 100 µF                                             |
|           |                   | $C_{OUT1} = C_{OUT2} = 47 \ \mu F$                                    |
|           |                   | $C_{IN2} = C_{OUT4} = C_{OUT5} = 100 \text{ nF}$                      |
| SEL       | Sel configuration | C <sub>byp</sub> = 47 nF                                              |
|           |                   | C <sub>filt</sub> = 22 nF                                             |
|           |                   | R <sub>ISC</sub> = 8.2 kΩ                                             |
|           |                   | R <sub>load</sub> = 1.8 kΩ                                            |
|           |                   | C <sub>IN1</sub> = 100 μF                                             |
|           | SET 1             | $C_{OUT1} = C_{OUT2} = 47 \mu F$                                      |
|           |                   | $C_{\text{IN2}} = C_{\text{OUT4}} = C_{\text{OUT5}} = 100 \text{ nF}$ |
|           |                   | C <sub>byp</sub> = 47 nF                                              |
|           |                   | C <sub>filt</sub> = 22 nF                                             |
|           |                   | R <sub>ISC</sub> = 8.2 kΩ                                             |
| SET       |                   | R <sub>load</sub> = depending on bias conditions                      |
| JE1       |                   | $C_{IN1} = C_{OUT1} = 220 \mu\text{F}$                                |
|           |                   | $C_{OUT5} = C_{OUT2} = not connected$                                 |
|           |                   | C <sub>IN2</sub> = C <sub>OUT4</sub> = 100 nF                         |
|           | SET 2             | C <sub>byp</sub> = 47 nF                                              |
|           |                   | C <sub>filt</sub> = 22 nF                                             |
|           |                   | R <sub>ISC</sub> = 8.2 kΩ                                             |
|           |                   | R <sub>load</sub> = depending on bias conditions                      |

57

# 7 Additional guidelines for SET mitigation

This section provides detailed design guidelines necessary to obtain the required performance against SET. In this respect, we can identify two main areas for intervention: ground connection and external components selection.

### 7.1 Ground connections

To achieve the best performance in terms of output voltage accuracy, noise immunity and robustness against single event effects, it is recommended to implement a proper PCB layout by following the suggestions described below.

According to qualitative simulations of single events, some very short SET (i.e., a duration in the 100 ns range) are strongly dependent on the stray inductances versus GND. The best solution to reduce the parasitic inductance is the adoption of a GND plane (with separate power and sense paths where possible). By minimizing the stray GND impedance, this approach is of great assistance in controlling the amplitude of the SET events near the load.

If this solution is not applicable, we suggest using a star-bus topology, where the PCB reference GND connection is close to the GND pin of the regulator.

To achieve a good GND sense, it is necessary to comply with the following rules:

- connect the regulator GND pin and load GND node both to the sense and power GND traces on the PCB using vias to minimize the path;
- an array of multiple via structures works better than a single large one;
- for GND connectors/plugs: use separate plugs for power supply and testing probes;
- connect input/output capacitors GND terminals to GND sense on the PCB.

### 7.2 Capacitor selection

With reference to *Figure 4: "Heavy lon test configuration"*, a combination of capacitors must be present on the input and output ports. For the INPUT terminals, this may consist of a 100  $\mu$ F bulk capacitor (C<sub>IN1</sub>) in parallel with a polyester 100 nF one (C<sub>IN2</sub>) used for decoupling purposes.

For each of the two OUTPUT connections (pins 1, 2 and 6, 7) we suggest using a combination of a  $47\mu$ F bulk capacitor (C<sub>OUT1</sub>, C<sub>OUT2</sub>) in parallel with a polyester 100 nF one (C<sub>OUT4</sub>, C<sub>OUT5</sub>) for decoupling purposes.

Regarding parts selection, for the 100 nF elements we suggest low-ESL and low ESR capacitors.

Concerning the selection of the three bulk capacitors, we suggest:

- using tantalum SMD;
- selecting size and ESL as small as possible;
- placing capacitors as close as possible to the input/output terminals;
- using an array of capacitors in parallel, where possible. This works better than a single capacitor against the short events.



## 8 Device description

The RHFL6000A adjustable voltage regulator contains a PNP type power element controlled by a signal resulting from an amplified comparison between the internal temperature-compensated band-gap and the fraction of the desired output voltage value obtained from an external resistor divider bridge. The device is protected by several functional blocks.

### 8.1 ADJ pin

The feedback voltage necessary for the loop regulation comes from the load through an external resistor divider (R1, R2 as in *Figure 3: "Typical application diagram"*) whose mid point is connected to the ADJ pin (allowing all possible output voltage settings as per user requirements).

### 8.2 Inhibit ON-OFF control

By setting the INHIBIT pin to TTL high level, the device switches off. The device is in ON state when the INHIBIT pin is set low. Since the INHIBIT pin is pulled down internally, it can be left floating whenever the inhibit function is not used.

### 8.3 Overtemperature protection

A temperature detector internally monitors the power element junction temperature. The device turns off when a temperature of approximately 175 °C is reached, returning to ON mode when the temperature decreases down to approximately 135 °C.

It should be noted that when the internal temperature detector reaches 175 °C, the active power element can be as high as 225 °C. Prolonged operation under these conditions may exceed the maximum operating ratings and device reliability cannot be guaranteed.

### 8.4 Overcurrent protection

A default internal costant current limit is set at I<sub>SHORT</sub> = 3 A (when V<sub>0</sub> is at 0 V).

This value can be decreased via an external resistor ( $R_{SHORT}$ ) connected between the  $I_{SC}$  and  $V_I$  pins, with a typical value range of 10 k $\Omega$  to 200 k $\Omega$ .

To maintain optimal regulation, it is necessary to set  $I_{SHORT}$  1.6 times greater than the desired maximum operating current (I<sub>0</sub>). When I<sub>0</sub> reaches  $I_{SHORT}$ –300 mA, the current limiter intervenes, V<sub>0</sub> starts to drop and the OCM flag is raised. When no current limitation adjustment is required, the I<sub>SC</sub> pin must be left unbiased.

The combination of overcurrent and overtemperature circuits provides the RHFL6000A with a high level of protection against destructive junction temperature excursions in all load conditions.

### 8.5 OCM pin

The OCM pin is an open collector flag normally pulled up at V<sub>1</sub> by a 5 k $\Omega$  resistor.

It goes to low state when the current limit becomes active. It is buffered and can sink 10 mA.



### 8.6 STAB pin

The STAB pin gives user direct access to regulator internal control loop stability adjustment. Its usage is optional and it should be left unconnected when not used.

## 8.7 FILT C pin

The FILT C pin helps reduce SET rate when bypassed to GND through a 22 nF ceramic capacitor. Its usage is optional and it should be left unconnected when not used.



## **9** Application information

To adjust the output voltage, the R2 resistor must be connected between the  $V_0$  and ADJ pins. The R1 resistor must be connected between ADJ and ground. Resistor values can be derived from the following formula:

 $V_{O} = V_{ADJ} (R1 + R2) / R1$ 

where

$$V_{ADJ} = 1.248 \text{ V typ.}$$

The minimum output voltage is therefore  $V_{ADJ}$  and minimum input voltage is 2.5 V.

The RHFL6000A operates correctly when the  $V_1$  -  $V_0$  voltage difference is slightly above the power element saturation voltage ( $V_d$ , dropout voltage).

A minimum load current of 0.5 mA must be set to ensure proper regulation under no-load condition. It is advisable to make this current flow into the resistor divider.

For this reason, we suggest selecting an R1 value not higher than 10 k $\Omega$ .

The RHFL6000 FLAT-16 package offers multiple input and output pins.

All of the available  $V_1$  pins should always be externally interconnected. The same must be applied to all the available  $V_0$  pins, otherwise the stability and reliability of the device cannot be guaranteed.

The inhibit function switches off the output current very quickly. According to Lenz's Law, external circuitry reacts with Ldl/dt terms which can be of high amplitude in case of serial inductive elements or large stray PCB inductance. Large transient voltage would develop on both device terminals. It is advisable to protect the device output with Schottky diodes to prevent negative voltage excursions. A14 V Zener diode could protect the device input.

The input and output capacitors must be connected as close as possible to the device terminals.

Since the RHFL6000A voltage regulator is manufactured with very high speed bipolar technology (6 GHz f<sub>T</sub> transistors), the PCB layout must be designed with exceptional care, with very low inductance and low mutually coupling lines. Otherwise, high frequency parasitic signals may be picked up by the device resulting in system self-oscillation.

On the other hand, the benefit of this technology is SVR performance extended to high frequencies.



### 9.1 Notes on the 16-pin hermetic FLAT package

The RHFL6000A adjustable voltage regulator is available in a high thermal dissipation 16pin hermetic FLAT package, whose bottom flange is metallized to allow direct soldering or gluing to a heat sink (efficient thermal conductivity). The upper metallic package lid is connected to ground. The bottom metallization is electrically floating.

### 9.2 FPGA supply

FPGA devices are very sensitive to VDD transients beyond a few % of their nominal supply voltage (usually 1.5 V).

The RHFL6000A includes specific integrated circuitry designed to absorb the output transients under heavy ion beams, rendering it suitable for safe FPGA supply operation.





 $(C_{IN} = C_{OUT} = 10 \ \mu F$  tantalum, unless otherwise specified)



DocID028379 Rev 5



RHFL6000A













23/31



#### RHFL6000A





DocID028379 Rev 5

57

#### RHFL6000A

57

Typical performance characteristics







DocID028379 Rev 5

25/31

## 11 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

## 11.1 FLAT-16P package information





### RHFL6000A

### Package information

|      | Table 10: FLAT-16P package mechanical data |      |       |       |       |       |  |
|------|--------------------------------------------|------|-------|-------|-------|-------|--|
| Dim  | mm                                         |      |       | Inch  |       |       |  |
| Dim. | Min.                                       | Тур. | Max.  | Min.  | Тур.  | Max.  |  |
| А    | 2.42                                       |      | 2.88  | 0.095 |       | 0.113 |  |
| b    | 0.38                                       |      | 0.48  | 0.015 |       | 0.019 |  |
| с    | 0.10                                       |      | 0.18  | 0.004 |       | 0.007 |  |
| D    | 9.71                                       |      | 10.11 | 0.382 |       | 0.398 |  |
| E    | 6.71                                       |      | 7.11  | 0.264 |       | 0.280 |  |
| E2   | 3.30                                       | 3.45 | 3.60  | 0.130 | 0.136 | 0.142 |  |
| E3   | 0.76                                       |      |       | 0.030 |       |       |  |
| е    |                                            | 1.27 |       |       | 0.050 |       |  |
| L    | 6.35                                       |      | 7.36  | 0.250 |       | 0.290 |  |
| Q    | 0.66                                       |      | 1.14  | 0.026 |       | 0.045 |  |
| S1   | 0.13                                       |      |       | 0.005 |       |       |  |



# **12** Ordering information

| Part number    | SMD pin         | Quality<br>level     | EPPL   | Package  | Lead<br>finish | Marking <sup>(1)</sup> | Packing       |
|----------------|-----------------|----------------------|--------|----------|----------------|------------------------|---------------|
| RHFL6000AKP1   | -               | Engineering<br>model | -      | FLAT-16P | Gold           | RHFL6000KPA1           | Strip<br>pack |
| RHFL6000AKP01V | 5962F1521601VXC | QML-V<br>flight      | Target | FLAT-16P | Gold           | 5962F1521601VXC        | Strip<br>pack |
| RHFL6000AKP02V | 5962F1521601VXA | QML-V<br>flight      | Target | FLAT-16P | Tin            | 5962F1521601VXA        | Strip<br>pack |

#### Notes:

 $\ensuremath{^{(1)}}\ensuremath{\mathsf{Specific}}$  marking only. The full marking includes in addition:

- for the engineering models : ST logo, date code, country of origin (FR)

- for QML flight parts : ST logo, date code, country of origin (FR), manufacturer code (CSTM), serial number of the part within the assembly lot.

Contact ST sales office for information about the specific conditions for:

- 1) Products in die form
- 2) Other quality levels
- 3) Tape and reel packing

### 12.1 Traceability information

Date code in formation is structured as described below:

#### Table 12: Date code

| Model      | Date code |
|------------|-----------|
| EM         | 3yywwN    |
| QML flight | yywwN     |

where:

- yy = year
- ww = week number
- N = lot index in the week



## 12.2 Documentation

The table below gives a summary of the documentation provided with each type of products:

| Table 13. Table of documentation by product |                                                                                                                   |  |  |  |  |  |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Quality level                               | Documentation                                                                                                     |  |  |  |  |  |
| Engineering model                           | -                                                                                                                 |  |  |  |  |  |
|                                             | Certificate of conformance (including group C and D reference)<br>Precap report (100% high and low magnification) |  |  |  |  |  |
|                                             | SEM report                                                                                                        |  |  |  |  |  |
| QML-V flight                                | Screening summary                                                                                                 |  |  |  |  |  |
|                                             | Group A summary (quality conformance inspection of electrical tests)                                              |  |  |  |  |  |
|                                             | Group B summary (quality conformance inspection of mechanical tests)                                              |  |  |  |  |  |
|                                             | Group E (quality conformance inspection of wafer lot radiation verification test)                                 |  |  |  |  |  |

Table 13: Table of documentation by product



# 13 Revision history

Table 14: Document revision history

| Date        | Revision | Changes                                                                                                                                                    |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21-Sep-2015 | 1        | First release.                                                                                                                                             |
| 12-Oct-2015 | 2        | Updated Table 7: "Heavy ions results".<br>Minor text changes.                                                                                              |
| 15-Feb-2016 | 3        | Document status promoted from preliminary data to production data.<br>Updated Table 1: "Device summary" and Table 11: "Order code".<br>Minor text changes. |
| 14-Apr-2016 | 4        | Updated <i>Table 5: "Electrical characteristics"</i> .<br>Minor text changes.                                                                              |
| 05-Dec-2017 | 5        | Updated the description in cover page.<br>Minor text changes.                                                                                              |



#### RHFL6000A

#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

